Conference
Multi-frequency wrapper design and optimization for embedded cores under average power constraints
Abstract
This paper presents a new method for designing test wrappers for embedded cores with multiple clock domains. By exploiting the use of multiple shift frequencies, the proposed method improves upon a recent wrapper design method that requires a common shift frequency for the scan elements in the different clock domains. We present an integer linear programming (ILP) model that can be used to minimize the testing time for small problem instances. …
Authors
Xu Q; Nicolici N; Chakrabarty K
Pagination
pp. 123-128
Publisher
Association for Computing Machinery (ACM)
Publication Date
2005
DOI
10.1145/1065579.1065615
Name of conference
Proceedings of the 42nd annual conference on Design automation - DAC '05