Conference
Wrapper Design for Testing IP Cores with Multiple Clock Domains
Abstract
This paper addresses the testability problems raised by embedded cores with multiple clock domains. The proposed solution, based on a novel core wrapper architecture, shows how multi-frequency at-speed test response capture can be achieved using low-speed testers synchronized with high-speed on-chip generated clocks. Using experimental data, the trade-offs between the number of tester channels, testing time, area overhead and power dissipation …
Authors
Xu Q; Nicolici N
Volume
1
Pagination
pp. 1-6
Publisher
Institute of Electrical and Electronics Engineers (IEEE)
Publication Date
January 1, 2004
DOI
10.1109/date.2004.1268882
Name of conference
Proceedings Design, Automation and Test in Europe Conference and Exhibition