Home
Scholarly Works
System Aware DUT Design for Optimum On-Wafer Noise...
Conference

System Aware DUT Design for Optimum On-Wafer Noise Measurement

Abstract

This paper presents a system-aware design of device-under-tests (DUT) for optimum high-frequency (HF) on-wafer noise measurement. It overcomes the challenges in modeling the bias and geometry dependence of noise sources due to the voltage drop in the interconnections at the output port of a large DUT. It also prevents the measurement inaccuracy resulted from insufficient noise from a small DUT. Experimental data and suggested device sizes for different technologies are presented.

Authors

Chen C-H; Yang B; Chu P-H; Brown G; Das S

Pagination

pp. 206-209

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

March 1, 2018

DOI

10.1109/icmts.2018.8383800

Name of conference

2018 IEEE International Conference on Microelectronic Test Structures (ICMTS)

Labels

View published work (Non-McMaster Users)

Contact the Experts team