Experts has a new look! Let us know what you think of the updates.

Provide feedback
Home
Scholarly Works
Gate Technology Issues for Silicon Mos...
Conference

Gate Technology Issues for Silicon Mos Nanotransistors

Abstract

This article reviews technology issues in scaling conventional planar transistors to a physical gate length of 30nm that are expected to produce an effective channel length of 10 nm. Gate fabrication features direct write e-beam lithography to form a ring structure capable of exploring the practical limits of gate processing while requiring only a single level of lithography. Other processing elements include ultra-thin gate dielectric …

Authors

Tennant DM; Timp GL; Ocola LE; Green M; Sorsch T; Komblit A; Klemens F; Kleiman R; Muller DA; Kim Y

Volume

584

Pagination

pp. 283-292

Publisher

Springer Nature

Publication Date

12 1999

DOI

10.1557/proc-584-283

Conference proceedings

MRS Online Proceedings Library

Issue

1

ISSN

0272-9172