Home
Scholarly Works
Functional Scan Chain Design at RTL for...
Conference

Functional Scan Chain Design at RTL for Skewed-Load Delay Fault Testing

Abstract

This paper introduces a new method to construct functional scan chains at the register-transfer level aimed at increasing the delay fault coverage when using the skewed-load test application strategy. It is shown how by consciously creating scan paths prior to logic synthesis, both the transition delay fault coverage and circuit speed can be improved.

Authors

Ko HF; Nicolici N

Pagination

pp. 454-459

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

January 1, 2004

DOI

10.1109/ats.2004.47

Name of conference

13th Asian Test Symposium
View published work (Non-McMaster Users)

Contact the Experts team