Home
Scholarly Works
Register-Transfer Level Functional Scan for...
Conference

Register-Transfer Level Functional Scan for Hierarchical Designs

Abstract

This paper discusses the potential benefits of inserting scan chains (SCs) in hierarchical designs at the register-transfer level (RTL) of design abstraction. Using new algorithms for functional scan chain design, it is shown how tight timing constraints for design-for-test (DFT) planning at RTL can improve the performance of a circuit, when compared to its gate level counterpart, without any loss in testability.

Authors

Ko HF; Xu Q; Nicolici N

Volume

2

Pagination

pp. 1172-1175

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

January 1, 2005

DOI

10.1109/aspdac.2005.1466550

Name of conference

Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005.
View published work (Non-McMaster Users)

Contact the Experts team