Home
Scholarly Works
Hardware Implementation of the Optimized Transform...
Conference

Hardware Implementation of the Optimized Transform and Quantization Blocks of H.264

Abstract

H.264 also known as MPEG 4 part 10 or JVT, is a new video coding standard that is extremely efficient and is poised to appear in the next generation of HD-DVD players and recorders. This paper presents one of the first hardware architectures of the transform and quantization blocks, which are incorporated into a software/hardware system implemented on a Virtex II Pro FPGA. This implementation focuses on eliminating drift effects, multiply free and low gain transform, and reducing memory bandwidth. A large system on a programmable chip was developed It uses a Power PC (PPC) to run a software program to optionally perform DCT and quantization in both the software and hardware. This paper presents DCT and quantization blocks that can process about 1500M pixels/s, and a system that can process about 0.8M pixels/s.

Authors

Kordasiewicz R; Shirani S

Volume

2

Pagination

pp. 943-946

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

January 1, 2004

DOI

10.1109/ccece.2004.1345271

Name of conference

Canadian Conference on Electrical and Computer Engineering 2004 (IEEE Cat. No.04CH37513)
View published work (Non-McMaster Users)

Contact the Experts team