Home
Scholarly Works
Asic and Fpga Implementations of H.264 DCT and...
Conference

Asic and Fpga Implementations of H.264 DCT and Quantization Blocks

Abstract

In the search for ever better and faster video compression standards H.264 was created. With it arose the need for hardware acceleration of its very computationally intensive parts. To address this need, this paper proposes two sets of architectures for the integer discrete transform (DCT) and quantization blocks from H.264. The first set of architectures for the DCT and quantization were optimized for area, which resulted in transform and quantizer blocks that occupy 294 and 1749 gates respectively. The second set of speed optimized designs has a throughput anywhere from 11 to 2552 M pixels/s. All of the designs were synthesized for Xilinx Virtex 2-Pro and 0.18μm TSMC CMOS technology, as well as the combined DCT and Quantization blocks went through comprehensive place and route flow.

Authors

Kordasiewicz RC; Shirani S

Volume

3

Pagination

pp. 1-4

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

January 1, 2005

DOI

10.1109/icip.2005.1530568

Name of conference

IEEE International Conference on Image Processing 2005
View published work (Non-McMaster Users)

Contact the Experts team