Home
Scholarly Works
Embedded compact deterministic test for...
Conference

Embedded compact deterministic test for IP-protected cores

Abstract

Motivated by the difficulty of implementing pseudo-random built-in self-test (BIST) to non-BIST-ready intellectual property (IP) cores, this paper introduces StreamBIST, a new low cost methodology for embedded deterministic test. By combining low overhead pseudo-random on-chip generation with external control for test pattern expansion, the proposed StreamBIST methodology provides maximum coverage for IP cores' compact and deterministic test sets. In addition to guaranteeing IP-protection, StreamBIST facilitates reduction in volume of test data, testing time, tester channel capacity requirements and it can seamlessly be integrated into the existing tool flows for modular system-ona-chip (SOC) testing.

Authors

Kinsman AB; Hewitt JI; Nicolici N

Volume

2003-January

Pagination

pp. 519-526

Publication Date

January 1, 2003

DOI

10.1109/TSM.2005.1250151

Conference proceedings

Proceedings IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems

ISSN

1550-5774
View published work (Non-McMaster Users)

Contact the Experts team