Home
Scholarly Works
Resource-Efficient Programmable Trigger Units for...
Conference

Resource-Efficient Programmable Trigger Units for Post-Silicon Validation

Abstract

The decisions on when to acquire debug data during post-silicon validation are determined by trigger events that are programmed into on-chip trigger units. In this paper, we investigate how to design trigger units that are both resource-efficient and runtime programmable. To achieve these two goals, we introduce new architectural features, as well as an algorithm for automatically mapping trigger events onto trigger units.

Authors

Ko HF; Nicolici N

Pagination

pp. 17-22

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

May 1, 2009

DOI

10.1109/ets.2009.35

Name of conference

2009 14th IEEE European Test Symposium
View published work (Non-McMaster Users)

Contact the Experts team