Home
Scholarly Works
A multisampling time-domain CMOS imager with...
Conference

A multisampling time-domain CMOS imager with synchronous readout circuit

Abstract

A novel multisampling time-domain architecture for CMOS imagers with synchronous readout and wide dynamic range is proposed. The architecture was implemented in a prototype of imager with 32x32 pixel array fabricated in AMS CMOS 0.35µm and was characterized for sensitivity and color response. The pixel is composed of an n+/psub photodiode, a comparator and a D flip-flop having 16% fill-factor and 30µmx26µm dimensions. The multisampling architecture requires only a 1 bit per pixel memory instead of 8 bits which is typical for time-domain active pixel architectures. The advantage is that the number of transistors in the pixel is low, saving area and providing higher fill-factor. The maximum frame rate is analyzed as a function of number of bits and array size. The analysis shows that it is possible to achieve high frame rates and operation in video mode with 10 bits. Also, we present analysis for the impact of comparator offset voltage in the fixed pattern noise.

Authors

de Souza Campos F; Marinov O; Faramarzpour N; Saffih F; Deen MJ; Swart JW

Pagination

pp. 53-58

Publisher

Association for Computing Machinery (ACM)

Publication Date

September 3, 2007

DOI

10.1145/1284480.1284502

Name of conference

Proceedings of the 20th annual conference on Integrated circuits and systems design

Labels

View published work (Non-McMaster Users)

Contact the Experts team