Home
Scholarly Works
Design-for-Debug Architecture for Distributed...
Journal article

Design-for-Debug Architecture for Distributed Embedded Logic Analysis

Abstract

In multi-core designs, distributed embedded logic analyzers with multiple trigger units and trace buffers with real-time offload capability through high-speed trace ports can be placed on-chip. This brings new challenges on how to connect the debug units together in such way that the limited storage space in the trace buffers can be used efficiently. This problem is further aggravated when shadow registers are used to capture data for some signals in the design. In this paper, we propose a new architecture that can dynamically allocate the trace buffers at runtime based on the needs for debug data acquisition coming from multiple data sources and user-programmable priorities. Experimental results show that using the proposed architecture, real-time observability can be improved using only a small amount of on-chip logic hardware, while avoiding excessive storage on-chip.

Authors

Ko HF; Kinsman AB; Nicolici N

Journal

IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 19, No. 8, pp. 1380–1393

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

August 1, 2011

DOI

10.1109/tvlsi.2010.2050501

ISSN

1063-8210

Contact the Experts team