Home
Scholarly Works
DIBL in short-channel NMOS devices at 77 K
Journal article

DIBL in short-channel NMOS devices at 77 K

Abstract

Detailed experimental and two-dimensional numerical simulation results on drain-induced barrier lowering (DIBL) versus channel length at 300 and 77 K in short-channel NMOS devices are presented. It is found that by decreasing the temperature from 300 to 77 K. DIBL in NMOS devices with effective channel lengths (L) from 0.5 to 2.0 mu m is improved for the range of L<0.6 mu m and L>1.2 mu m, but is worse for L between 0.6 and 1.2 mu m. The new version of the two-dimensional device numerical simulation program MINIMOS 4.0, which includes device modeling at cryogenic temperatures, was used to investigate this unique characteristic. The measured DIBL characteristics can be explained physically as the transition from surface DIBL through the subsurface DIBL to the bulk DIBL or punchthrough effect at 300 K, but almost a surface DIBL for the whole range of channel length variation at 77 K. Design considerations for the channel doping profile for low-temperature operation based on keeping the same DIBL and V/sub TH/ as required for room-temperature operation are briefly discussed.<>

Authors

Deen MJ; Yan ZX

Journal

IEEE Transactions on Electron Devices, Vol. 39, No. 4, pp. 908–915

Publisher

Institute of Electrical and Electronics Engineers (IEEE)

Publication Date

April 1, 1992

DOI

10.1109/16.127482

ISSN

0018-9383

Contact the Experts team